### **COMMUNICATION CHIP - PROJECT DESCRIPTION**

#### Design consists of CoreB block inside which there are 4 instances of CoreA blocks

#### **Functional Clocks:**

add\_clocks clka -period 10ns add\_clocks clka -period 13.2ns add\_clocks clka -period 14ns

functional clock frequency: 400MHz

Scan Clock frequency: 25MHz

#### CoreA:

Int mode chains = 15 Length = 45 flops per chain Ext mode chains = 5 Length = 27 flops per chain Compression Ratio = 8x

#### Using scan chain report and scan cell report:-

Number of int mode chains = 15 (core logic flip flops of CoreA + wrapper flip flops of CoreA) Number of flip flops in each chain = 45

Total Flops in Core  $A = 45 \times 15 = 675$  flops

There are 4 instances of Core  $A = 675 \times 4 = 2700 \text{ flops}$ 

#### CoreB:

Int mode chains = 15 Length = 68 flops per chain Ext mode chains = 5 Length = 28 flops per chain Compression Ratio = 10x

#### Using scan chain report and scan cell report:-

No of int mode chains = 15 (CoreB core logic flops + CoreB wrapper flops + CoreA wrapper flops)

Number of flip flops in each chain = 68

Total flops =  $68 \times 15 = 1020$  (wrapper flops of CoreA)

Therefore, the wrapper flops of CoreA are already included in the above 2700 flops.

= 1020 - [4 x (No. of CoreA ext mode x Length of each chain)]

...... In ext mode, we have only wrappers

 $= 1020 - [4 \times (5 \times 27)]$ 

 $= 1020 - [4 \times 135]$ 

= 480

Total Flip Flops = 480 + 2700 = 3,180 flip flops

#### **Tools:**

MBIST: Tessent MBIST Scan Insertion: Tessent

Scan EDT: Tessent TestKompress A

TPG: Tessent TestKompress Simulation: QuestaSim

# **DESIGN**



#### **Pre-Scan DFT Insertion**

DFT insertion is performed on pre-scan inserted netlist.



Pre Scan Insertion Flow for RTL



#### Flat vs Hierarchical

# **Flat** DFT insertion is done once at chip level.

### Hierarchical

DFT insertion is performed bottom up for each of the green, red and pink hierarchical layout regions, and then DFT insertion is performed at the chip level.



### **Tessent Shell DataBase (TSDB)**

- It is a highly structured and efficient database.
- It includes data about everything that was created during the runs (modified RTL files, patterns, DFT Specifications, generated ICL and PDL files etc)

Default name: tsdb\_outdir

**Default location**: current directory

The location of the tsdb\_outdir can be changed by using the command

set tsdb output directory.

### Structure of tsdb\_outdir



### **TESSENT MBIST**

# **Tessent Core Description file (TCD file)**

 When testing memories with Tessent MBIST, we have a set of configurations (memory types, testing algorithms, port descriptions) and memory descriptions which we have to pass to the tool.



- In tessent shell, the description of main elements like memory library are presented to the tool in the form of TCD file.
- Extension: .tcd mem lib

## .tcd mem lib file

```
MemoryTemplate (SYNC_1R1W_16x8) { // {{{
    MemoryType
                         : SRAM; // PG mandatory
    CellName
                         : SYNC_1R1W_16x8;
    Algorithm
                         : SMarchCHKBvcd;
    BitGrouping
                          : 1;
    //ShadowWrite
                           : On;
                                                                      Memory property section
    //ShadowWriteOK
                           : On;
                                                                      describes the physical
                                                                      characteristics of the
    //ShadowRead
                           : On;
                                                                      memory
    //ReadOutofRangeOK
                           : On;
    TransparentMode
                          : SyncMux;
    //DataOutStage
                           : None;
    OperationSet
                          : Sync;
    LogicalPorts
                          : 1R1W;
```

### .tcd\_mem\_lib file (cont..)

```
Port (CLKR) {
    Function: Clock;
    Polarity: ActiveHigh;
    LogicalPort: R;
Port (CLKW) {
    Function: Clock;
    Polarity: ActiveHigh;
    LogicalPort: W;
                                         Memory port section describes the
Port (AR[3:0]) {
                                         ports of the memory and properties
    Function: Address;
                                         about the ports
    LogicalPort: R;
Port (AW[3:0]) {
    Function: Address;
    LogicalPort: W;
Port (D[7:0]) {
    Function: Data;
    Direction: Input;
    LogicalPort: W;
```

### .tcd\_mem\_lib file (cont..)

```
AddressCounter {
    Function ( ColumnAddress ) {
        LogicalAddressMap { ColumnAddress[2:0]:Address[2:0]; }
        CountRange[0:7]; // 8 col
}

Function ( RowAddress ) {
        LogicalAddressMap { RowAddress[0:0]:Address[3:3]; }
        CountRange[0:1]; // 2 row
}
```

- There are 4 Address bit. The first 3 address bit [2:0] are mapped to columns. And the third address bit [3] is mapped to row.
- 3 column bits  $\rightarrow$  2\*\*3 = 8 columns
- 1 row bit  $\rightarrow 2^{**}1 = 2$  rows

• The functionality of the memory is available in the Verilog file (.v file)

# **Test Algorithms**

Memory test algorithms are very specific sequence of writing to and reading from memory cells.

#### **Example:**



Writing 1 onto cell A and 0 onto cell B, if everything is OK, then we have to read 1 from cell A and 0 from cell B

In our Labs, SMarchCHKBvcd algorithm is used.



Extract ICL step verifies the proper connectivity of the modules that were inserted in the previous step. With no DRCs detected, the top level ICL is extracted.

### **Inputs for MBIST**

- Memory files (.v , .tcd\_mem\_lib)
- Library files (.tcelllib)
- Design file (.v)

### **Setting Context and Giving the inputs**

## specify the output directory where you want to dump the outputs of rbist insertion set\_tsdb\_output\_directory ../tsdb\_outdir

## provide the design files and library files

read\_cell\_library ../../library/adk.tcelllib

read verilog ../../library/mems/SYMC 1R1W 16x8.v -exclude from file dictionary -verbose

read\_verilog ../design/corea.v -verbose

## Elaborate the design set\_current\_design corea

# set the design level to either chip, physical\_block or sub\_block

set\_design\_level physical\_block

### Where DFT is Inserted?



#### Physical Block:

It is a layout region

Layout of this region is done separately and the module boundary will exists after the layout is done.

#### Sub Block:

The hierarchy of the sub block netlist may not exist after layout and gets merged with its parent.

#### Chip:

It is a layout region

Required ports for DFT need to exist and be connected to IO pads.



#### NOTE:

The design level will be decided by Design Team, DFT Team and the PD team together.

Define all the clocks that are used by the memories.

add\_clocks 0 clka -period 10ns add\_clocks 0 clkb -period 13.2ns

# add\_dft\_signals

• add\_dft\_signal <signal\_name> : It will insert TDR logic for specified signal.

Note: TDR can be inserted only for static signals (Example TE)

#### Example:

tck occ en: A global DFT control signal that is used to enable the mini-OCC present inside the Sib(sti) node.

ltest\_en: A logic test control signal that is used to enable the logic test mode. This signal is force high during all logic test modes.

memory bypass en: To bypass memories. This signal is set to 1 by default during logic test

add\_dft\_signal <signal name> -source node <top\_level\_port name>

For dynamic signals, we can't insert TDR. So it has to controlled from the top level.

### **Command:**

add\_dft\_signal edt\_clock shift\_capture\_clock -create\_from\_other\_signals











# **Specifying DFT Requirement**

• Specifies the requirements to be checked during check design rules.

Command: set\_dft\_specification\_requirements-memory\_test on

- "-memory\_test on" option is needed when implementing memory test.
- When memory\_test on, memory\_bist, memory\_bisr\_chains, and memory\_bisr\_controller default to auto; otherwise they are default to off.
- When memory\_bist option is set to auto, if the current design contains memories, the
  MBIST pre-DFT DRC rules will be checked during check\_design\_rules command. The
  required specifications will also be included to the DFT specification when the command
  create dft specification is executed.

# **DRCs Check**

Once everything is defined check\_design\_rules command will run a DRC check on the current design.

# **DFT Specification**

- The DFT Specification describes the test hardware that will be added to your design.
  - o IJTAG Network configuration
  - o Memory BIST partitioning/configuration

### Memory BIST partitioning:

- Listing of Memory BIST controllers to be generated.
- Clock domain associated with each memory BIST controller.
- Memories assigned to each controller.

# Creating a New DFT Specification

- A new DFT Specification can be created using the command create\_dft\_specification
- · This command uses information from prior settings:
  - set design level
  - · Design netlist etc

# Viewing a DFT Specification

#### Command: report config data

```
DftSpecification(corea,first_insertion) {
  IjtagNetwork {
    HostScanInterface(ijtag) {
     Sib(sri) {
        Attributes {
          tessent_dft_function : scan_resource_instrument_host;
        Tdr(sri_ctrl) {
          Attributes {
                                                                                        IJTAG Network
            tessent_dft_function : scan_resource_instrument_dft_control;
       }
      Sib(sti) {
        Attributes {
         tessent_dft_function : scan_tested_instrument_host;
        Sib(mbist) {
     }
   }
```

# Viewing a DFT Specification (Cont...)

```
MemoryBist {
  ijtag host interface : Sib(mbist);
  Controller(c1) {
    clock domain label : clka;
    Step {
       MemoryInterface(m1) {
         instance name : ram1;
                                                      Memory BIST
    }
  }
  Controller(c2) {
    clock domain label : clkb;
    Step {
                                                 Here the clocks of the 2 memories are different.
       MemoryInterface(m1) {
         instance name : ram2;
                                                 So they are controlled by 2 different controllers.
    }
  }
}
```

### **Diagrammatic Representation of DFT Specification**



- A SIB is a special node in IJTAG that acts as a switch.
- Instruments that needs to be active during scan (EDT OCC) are inserted under 1 SIB and the ones that are scan tested such as MBIST controller are inserted under another SIB.

#### Types of SIBS

<u>Scan Tested Instrument (STI)</u>: The SIB STI provides access to the IJTAG network for MBIST controller (in this fig).

<u>Scan Resource Instrument (SRI)</u>: The SIB SRI provides access to the IJTAG network for logic instruments (EDT, OCC)

# Generating and Inserting the Hardware

### Command: process\_dft\_specification

- · Validates the DFT Specification
- Generates hardware: MBIST related controllers, memory interfaces, IJTAG network
  - RTL and ICL descriptions
- · Edits design and inserts generated hardware
- · Generates SDC constraints
- · Generated files are written into TSDB directory

### **IJTAG Connections in MBIST**



# **Extract ICL**

Generates the ICL file for the specified design.

#### **ICL Extraction Process:**

- Automated generation of the interconnection information of the various IJTAG building blocks (SIBs, TDRs etc)
- Tessent Instrument ICL files are created during process\_dft\_specification
- Extract ICL process verifies the proper connectivity of the ICL modules that were inserted during the process dft specification command.
- ICL extraction must pass with no violations in order to generate the test patterns.

# **Pattern Specification**

- <u>create\_patterns\_specification</u> is used to generate a patterns specification.
- Validation and processing of the specification is done using process patterns specification.

# Syntax of create pattern specification

create\_pattern\_specification [usage] [-replace]

#### Usage:

- · Specifies the intended usage of the patterns to be either signoff or manufacturing
  - Signoff: Indicates that simulation signoff patterns are requested.
  - Manufacturing: Indicates the manufacturing patterns are requested.
  - <u>Signoff patterns</u>: to verify each instrument in the design using a Verilog simulation testbench.
     They are used for simulation and verification of the design.
  - · Manufacturing patterns: patterns generated for ATE

#### Replace:

Allows the PatternSpecification Wrapper to be replaced by new one.

The default patterns specification is created and stored in a TCL variable called spec1

Command : set spec1 [create\_patterns\_spec]

Using the command *report\_config\_data \$spec1*, the pattern spec is displayed in the session window.

# **Pattern Specification**

A pattern specification for a MBIST-only design typically consists of:

#### One ICL verification pattern:

This pattern verifies the ICL description is correct.

One or multiple MBIST patterns: which exercise implemented MBIST controllers by clocking the design with appropriate clocks and instruct every MBIST controller to launch a memory test.

```
Patterns(MemoryBist_P1) {
                                                                     ClockPeriods (
                                                                      clkb : 13.2ns;
clka : 10.0ns;
Patterns(ICLNetwork) {
   ICLNetworkVerify(corea) {
                                                                     TestStep(run_time_prog) {
                                                                       MemoryBist {
    run_mode : run_time_prog;
    reduced_address_count : on;
    Controller(corea_first_insertion_tessent_mbist_c1_controller_inst) {
}
                                                                            DiagnosisOptions {
                                                                              compare_go : on;
compare_go_id : on;
                                                                            }
                                                                          Controller(corea_first_insertion_tessent_mbist_c2_controller_inst) {
                                                                            DiagnosisOptions {
                                                                               compare_go : on;
                                                                              compare_go_id : on;
                                                                 }
```

# Pattern Specification (Contd...)

*reduced\_address\_count*: *on*; → Enables the MBIST controller to run on 4 corners of the common memory address space.

This is useful to check the proper functionality of the BIST controller without having to simulate the test for the entire memory space.

This is reduce the run time.

```
TestStep(run_time_prog) {
    MemoryBist {
        run_mode : run_time_prog;
        reduced_address_count : on;
        Controller(corea_first_insertion_tessent_mbist_cl_controller_inst) {
            DiagnosisOptions {
                compare_go : on;
                 compare_go_id : on;
        }
    }
```

# **Pattern Specification (Contd..)**

GO bit indicates whether the controller has passed/failed the simulation. It indicates the comparator's pass/fail status.

When the test starts, the GO bit starts high and falls when a comparator fails (BIST controller received erroneous response from the memory) and stays low till the end of the test.

At the end of the test,

if GO is 1'b1, it indicates no failing memories if GO is 1'b0, it indicates detection of failing memories.

# Pattern Specification (Contd..)

When compare go id is set to on, we can directly get from the simulation logfile the failing controllers, the ICL and design instance of the memory interface and go id reg of the failing memory.

When compare go id is set to off, the only information which we get from the simulation logfile is the failing controller.

```
TestStep(run_time_prog) {
    MemoryBist {
      run_mode : run_time_prog;
      reduced_address_count : on;
      Controller(corea_first_insertion_tessent_mbist_c1_controller_inst) {
         DiagnosisOptions {
            compare_go : on;
            compare_go_id : on;
        }
    }
```



### **Running Testbench Simulations**

#### Command: run testbench simulations

- This command compiles and simulates the testbenches located in the TSDB which was generated by the command *process\_pattern\_specification*.
- The information on how to load the design into the simulator is contained in
   .design source dictionary file.
- We have to specify the location of the simulation library modules using the command set simulation library sources

Example: set\_simulation\_library\_sources -v ../../library/adk.v -y ../../library/mems - extension v

# **RETENTION TEST**

Retention Test is done to check if the memory cells are able to retain the value for some time. So instead of reading immediately after a cell is written, we pause it for some time and then read the memory.

| Step | Event                                                               | Library Algorithm Phase Execution start_to_pause |  |
|------|---------------------------------------------------------------------|--------------------------------------------------|--|
| 1    | Load checkerboard background                                        |                                                  |  |
| 2    | Apply first retention pause n/a                                     |                                                  |  |
| 3    | Read checkerboard background. Load inverse checkerboard background. |                                                  |  |
| 4    | Apply second retention n/a pause                                    |                                                  |  |
| 5    | Read inverse checkerboard pause_to_end background                   |                                                  |  |

```
Patterns (prt)
                                                                                                                 ProcedureStep(pause2) {
  wait_time : 500ns;
    ClockPeriods
      clka : 10ns
                                                                                                                 TestStep(read_inv_ckb) {
    TestStep(write_ckb) {
                                                                                                                   MemoryBist {
   access_protocol : parallel;
      MemoryBist {
access_protocol : parallel;
                                                                                                                      run_mode : hw_default;
AdvancedOptions {
         run_mode : hw_default;
AdvancedOptions {
           retention_test_phase : start_to_pause; //sys_retention_test_phase= 01
                                                                                                                        retention_test_phase : pause_to_end; //sys_retention_test_phase= 11
                                                                                                                      Controller(chip_rtl_tessent_mbist_c1_controller_inst) {
         Controller(chip_rtl_tessent_mbist_c1_controller_inst) {
           DiagnosisOptions {
  compare_go : on;
                                                                                                                        DiagnosisOptions -
                                                                                                                           compare_go : on;
           AdvancedOptions {
   apply_algorithm : SMarchCHKBvcd;
}
                                                                                                                           apply_algorithm : SMarchCHKBvcd;
ProcedureStep(pause1) {
   wait_time : 500ns;
}
TestStep(read_ckb_write_inv_ckb) {
MemoryBist {
    access_protocol : parallel;
    run_mode : hw_default;
     AdvancedOptions {
        retention_test_phase : pause_to_pause; //sys_retention_test_phase= 10
     Controller(chip_rtl_tessent_mbist_c1_controller_inst) {
       DiagnosisOptions { compare_go : on;
        AdvancedOptions {
   apply_algorithm : SMarchCHKBvcd;
```



# **Instrument Connectivity Language (ICL)**

- Language used to describe test instruments and their access network.
- ICL is not a complete netlist. It only consists of abstract information required to navigate the instrument access network.

# **Procedural Description Language (PDL)**

- · PDL provides a way to define procedures to operate an instrument.
- PDL is a sequence of commands that are a set of stimuli and expected responses that are applied on the interface of an instrument.
  - iWrite: Stimuli to the instrument are specified by iwrite.
    - Ex: iWrite Block1.MyTdr.R 8b00000101
      - In this example, the register R, an object in ICL instance MyTdr that is instantiated in instance Block1, is loaded with a value of 8b00000101
  - iRead: Expected responses are specified with the command iRead.
    - Ex: iRead Block1.MyTdr.R 0b0101
      - In this example, if R is an 8 bit wide register, then the compare value is zero padded to 0b00000101

### TESSENT MBIST OPERATING PROTOCOL



- Memory Test is initiated when MBISTPG\_EN signal is high and 2 bits of BIST\_SETUP is 10.
- If an error is found during test, the GO signal goes low and stays low during the remaining test.
- When the test is completed, the DONE signal goes high.

| DONE | GO |                                                                                            |
|------|----|--------------------------------------------------------------------------------------------|
| 1    | 1  | The memory BIST test ran to completion and passed                                          |
| 1    | 0  | The memory BIST controller completed the test, but one of the memories being tested failed |

Suppose if a particular controller is controller of somemories, then the tool will automatically obvide it into steps it is steps of controller controller



### SYNTHESIS SCRIPT FILE EXPLANATION

set\_size\_only sommand > tool can change only the

size of instances ( drive strength

how much wash
it can strive)

-fitler { is-nierarchical = = false}

but com change only the

size of leaf sells.

get-cells stevent persistent-cell-#

Lis whichever virtances are having

Itessent-persistent-cell' in its name, for only those

whitances. The size can be changed.